GET 600 WATTS RF FROM FOUR POWER FETs

Prepared by: Helge Granberg
Circuits Engineer, SSB

This unique push-pull/parallel circuit produces a power output of four devices without the added loss and cost of power splitters and combiners. Motorola MRF150 RF power FET makes it possible to parallel two or more devices at relatively high power levels. This technique is considered impractical for bipolar transistors due to their low input impedance. In a common-source amplifier configuration, a power FET has approximately five to ten times higher input impedance than a comparable bipolar transistor in a common emitter circuit. The output impedance in both cases is determined by the dc supply voltage and power level. The limit to the number of FETs that can be paralleled is dictated by physical, rather than electrical restrictions, where the mutual inductance between the drains is the most critical aspect, limiting the upper frequency range of operation. The magnitude of these losses is relative to the impedance levels involved, and becomes more serious at lower supply voltages and higher power levels. Since the minimum mounting distance of the transistors is limited by the package size, the only real improvement would be a multiple die package. For higher frequency circuits, these mutual inductances could be used as a part of the matching network, but it would seriously limit the bandwidth of the amplifier. This technique is popular with many VHF bipolar designs.

In paralleling power FETs another important aspect must be considered: If the unity gain frequency (\(f_\alpha\)) of the device is sufficiently high, an oscillator will be created, where the paralleling inductances together with the gate and drain capacitances will form resonant circuits. The feedback is obtained through the drain to gate capacitance (\(C_{gds}\)), which will result in 360° phase shift usually somewhere higher than the amplifier bandwidth. Thus, the oscillations may not be directly noticed in the amplifier output, but may have high amplitudes at the drains. This can be cured by isolating the paralleling inductance, which consists of the dc blocking capacitance (\(C_7 - C_{10}\), Figure 2) and their wiring inductance from the gates. Low value noninductive resistors which do not appreciably affect the system gain can be used for this purpose.

CIRCUIT DESCRIPTION

Figure 2 shows a detailed schematic of the 600 W RF FET amplifier. It can be operated from supply voltages of 40 to 50 depending on linearity requirements. The bias for each device is independently adjustable, therefore no matching is required for the gate threshold voltages. Since the power gain of a MOSFET is largely dependent on the drain bias current, only \(g_{m}\) matching is required, and it can be only ± 10%.

Figure 1. Photograph of the 600 Watt 2.0 – 30 MHz MOSFET Linear Amplifier

The circuit board was designed to allow several different gate biasing configurations (Figure 3). In circuit “a”, which is used in the amplifier described here, D1 serves a purpose of preventing positive voltage from getting fed back to the bias source in case of a drain gate short in a FET. This protects the other three devices from gate overvoltage. C1 – R2 combination establishes an RF shunt from the gate to ground, which is necessary for stabilization. R4 could also be used for this purpose, but it would have to be a relatively low value, resulting in unnecessary high current drain from the bias supply. Normally R4 is only a dc return to ground, which is required with D1 preventing an open circuit in one direction. R3 is a low value resistor to prevent parasitic oscillations in a parallel FET circuit, as discussed earlier. Variations “b” and “c” are basically the same, except for R2, which can be used to control the amount of RF rectified by D1. In addition to blocking the dc in one direction, D1 can be used for proportional biasing, in which the bias voltage increases with RF drive. This allows the initial idle current to be set to a lower than normal value, increasing the system efficiency.
R1 — R5 — 10 k Trimpot
R6 — 1.0 k/1.0W
R7 — 10 Ohms
R8 — 2.0 k
R9, R21, R22, R23, R24 — 10 k
R10 — 8.2 k
R11, R12, R13, R14 — 100 Ohms
R15, R16, R17, R18 — 2.7 Ohms
R19, R20 — 10 Ohms/2.0 W Carbon
R25 — Thermistor, 10 k (25°C), 2.5 k (75°C)
C1 — Not used
C2 — 820 pF Ceramic chip
C3, C4, C5, C6, C13, C14 — 0.1 μF Ceramic
C7, C8, C9, C10 — 0.1 μF Ceramic chip
C11 — 1200 pF each, 680 pF mica in parallel with an Arco 469 variable or three or more smaller value mica capacitors in parallel
C12 — Not used
C15 — 10 μF, 100 V Electrolytic
C16 — 1000 pF Ceramic
C17, C18 — Two 0.1 μF, 100 V Ceramic each, (ATC 200/823 or equivalent)
D1, D2, D3, D4 — 1N4148
D5 — 28 V Zener, 1N5362 or equivalent
B1, B2, B3, B4 — Ferrite Beads
L1, L2 — Two Fair-Rite 2673021801 ferrite beads each or equivalent, 4.0 μH
T1, T2, T3 — See text
Q1, Q2, Q3, Q4 — MRF150
IC1 — MC1723CP
All resistors 1/2 W carbon or metal film unless otherwise designated.

Figure 2. Detailed Schematic
The gate de-Qing in these circuits is done with R4. Circuit "d" is another variation, where D1 is moved in series with R1 eliminating R4. The value of R1 must be high to prevent destruction from a drain-gate short. The common bias is derived from IC1 (MC1723CP) which provides both line and load regulation. The line voltage regulation is defeated when the voltage to Pin 12 falls below 24 V, and the bias input can be used for Automatic Level Control (ALC) shut-down or linear ALC function. The regulator output voltage is adjustable from 0.5 to 9.0 volts with R5, which can be permanently set to 7.0 – 8.0 V. This voltage is also controlled by the combination of R10 and R25. R25 is a thermistor, and is tied to the heat sink for bias temperature compensation.

In Figure 2, the input from T1 is fed to the gates through C7 – C10 and R15 – R18. The input matching is initially done at the high end of the band (30 MHz). In contrast to a bipolar push-pull circuit, where the base-to-base impedance varies with class of operation, the gate-to-gate impedance of a common source FET circuit is always twice that from gate to ground. In this case, where two FETs are in parallel on each side, the gate-to-gate impedance equals the gate-to-ground impedance of one device. From the Smith chart information (Figure 4) this can be established as 3.45 ohms.

**Figure 3. Various Bias Configurations**

**Figure 4. Series Equivalent Impedance**
The effect of R11 through R14 and R21 through R24 is minimal and can be disregarded. Considering the standard integers for T1 impedance ratio, 9:1 with its 5.55 ohms secondary appears to be the closest. This sets the values of R15 – R18 at 2.0 ohms each, which results in 2.5 dB gain loss, and about 0.5 W would be dissipated in each resistor. To be sure about the stability of the amplifier, a higher standard value of 2.7 ohms was selected. As a trade-off, the VSWR will peak slightly at 15 – 20 MHz, but still remain below 2:1.

NOTE: Values of R15 – R18 were originally 1.0 ohm each when the amplifier was designed. Since then some of the parameters of MRF150 (especially $G_{FS}$) have been enhanced in production resulting in higher values required for R15 – R18.

Negative feedback is derived from a winding in T2 through R19 and R20. Its purpose is to equalize the load impedance for T1 and reduce the amplifier gain at low frequencies. Since the gate to source capacitance of a MOSFET is fairly constant with frequency, the amount of feedback voltage is inversely proportional to its reactance. This function should be more or less linear, unless the inductive reactance of T1 is too low, or if resonances occur somewhere in the circuit. No computer analysis (as in Reference 2) was performed on the negative feedback system. Instead a simple approach described in Reference 1 was taken, where the gain difference between 2.0 and 30 MHz determines the feedback voltage required to equalize the voltages of the secondary of T1 at these frequencies. With an input impedance of 45 ohms at 2.0 MHz, and the feedback source delivering $15 V_{(RMS)}$, ($P_{out} = 600 W$) the values of R19 and R20 will be around 10 ohms each.

A ferrite toroid or a two hole balun type core can be used for T2. Relatively low $\mu$ material with high curie temperature is recommended, since the minimum inductance requirement for the dc feed winding is less than 2.0 $\mu$H. Depending on the material, T2 can reach temperatures of 200 – 250°C, which the wire insulation must also be able to withstand. Several different output transformer configurations (T3) were tried, including a transmission line type in Figure 5. Although difficult to make, it has the advantage that low $\mu$, low loss ferrite can be used with multiple turn windings. At this power level, heat in the output transformer was a major problem. High permeability materials, required in the metal tube and ferrite sleeve transformers could not be used because of their higher losses and low curie temperature. On the other hand, low $\mu$ cores with larger cross sectional areas were not readily available. To reach the minimum inductance required for 2.0 MHz, two of these transformers, with low permeability ferrite cores were connected in series. Both have 9:1 impedance ratios. Alternatively the secondaries can be connected in parallel with twice the number of turns (6) in each. C11 must withstand high RF currents, and must be soldered directly across the transformer primary connections. Regular mica or ceramic capacitors cannot be used, unless several smaller values are paralleled.

**Performance**

Due to the mechanical proximity of the four MOSFET devices, the RF ground of the circuit board is poor, and results in 1.0 – 1.5 dB gain loss at 30 MHz, which can be seen in Figure 6. The ground plane can be improved by connecting all source leads together with a metal strap over the transistor caps. Another method is to place solder lugs under each transistor mounting screw, and solder each one to the nearest source lead. In this case, the heat sink will serve as the RF ground. Although the 3rd order IM distortion is not exceptionally good, (Figures 6, 7) the worst case 5th order products are better than – 30 dB at all frequencies,
and as can be expected with FETs, the 9th and higher order products are in the –50 to –60 dB level. It can also be noticed from Figure 6, that the IMD does not increase at reduced power levels, as common with bipolar amplifiers. The even order output harmonic content depends greatly on the device balance as in any push-pull circuit. The worst case is at the low frequencies, where numbers like –30 to –40 dB for the 2nd harmonic is typical. The highest 3rd harmonic amplitude of –12 dB is at 6.0 – 8.0 MHz carrier frequency. Information on suitable harmonic filters is available in Reference 3. The stability of the amplifier has been tested into a 3:1 load mismatch at all phase angles. It was found to be completely stable, even at reduced supply voltages. In a MOSFET (common source) the ratio of feedback capacitance to the input impedance is several times higher than that of a bipolar transistor (common emitter). As a result, a properly designed FET circuit should be inherently more stable, especially under varying load conditions.

It must be noted, that special attention must be given to the heat sink design for this unit. With the 200 – 300 watts of heat generated by the transistors in a small physical area, it must be conducted into a heat sink efficiently. This can only be done with high conductance material, such as copper. If aluminum heat sink is used, a copper heat spreader is recommended between the transistor flanges and the heat sink surface.
denotes feed-through eyelets

denotes terminal pins

denotes board spacers

Figure 8. Component Locations
Figure 9. Circuit Board Photo Master
REFERENCES

1. “A Two-Stage 1.0 kW Solid-State Linear Amplifier,” AN-758, Motorola Semiconductor Products, Inc.

2. “Low-Distortion 1.6 to 30 MHz SSB Driver Designs,” AN-779, Motorola Semiconductor Products, Inc.


NOTE: Parts and kits for this amplifier are available from:
Communication Concepts, Inc.
508 Millstone Drive
Beavercreek, Ohio 45434-5840
(513) 426-8600

BIBLIOGRAPHY

2. Wetherhold, Low-Pass Filters for Amateur Radio Transmitters, QST, Dec., 1979
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters can and do vary in different applications. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Literature Distribution Centers:
USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036.
EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England.
JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan.
ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.